\_DIS ==> Discrete Only \_SW ==> Optimus Only \_UMA ==> UMA Only

# **GM6C MLK Optimus, Discrete & UMA**

VER : 1A PWA: PWB:



### Table of Contents

| PAGE  | DESCRIPTION             |  |  |  |
|-------|-------------------------|--|--|--|
| 1     | Schematic Block Diagram |  |  |  |
| 2     | Front Page              |  |  |  |
| 3-6   | Clarksfield/Auburndale  |  |  |  |
| 7-12  | PCH                     |  |  |  |
| 13-14 | DDRIII SO-DIMM(204P)    |  |  |  |
| 15    | Clock Generator         |  |  |  |
| 16-22 | N11P-GE                 |  |  |  |
| 23    | LCD CONN                |  |  |  |
| 24    | HDMI CONN               |  |  |  |
| 25    | MINI DP CONN            |  |  |  |
| 26    | Card Reader (JMB389)    |  |  |  |
| 27    | SIO (ITE8502)           |  |  |  |
| 28    | FLASH / RTC             |  |  |  |
| 29    | MINI-Card (WLAN\WPAN)   |  |  |  |
| 30    | MINI-Card (WWAN)        |  |  |  |
| 31    | LAN(RTL8111EL/RJ-45)    |  |  |  |
| 32    | Right PUSB/ESATA        |  |  |  |
| 33    | SATA (HDD & ODD)        |  |  |  |
| 34    | TP / KEYBOARD           |  |  |  |
| 35    | SWITCH / LED / T-Screen |  |  |  |
| 36    | FAN / THERMAL           |  |  |  |
| 37    | Azelia CODEC            |  |  |  |
| 38    | AUDIO AMP               |  |  |  |
| 39    | Left USB/MMB CONN       |  |  |  |
| 40    | System Reset Circuit    |  |  |  |
| 41    | Charger (ISL88731)      |  |  |  |
| 42    | CPU CORE(ADP3212)       |  |  |  |
| 43    | 1.5_DDR/0.75(RT8207A)   |  |  |  |
| 44    | 1.05V_VTT(VT358)        |  |  |  |
| 45    | 1.05V_PCH(VT356)        |  |  |  |
| 46    | 3V/5V (TPS51427A)       |  |  |  |
| 47    | GFX_CORE(ADP3211)       |  |  |  |
| 48    | 1.8V_RUN(HPA00835RTER)  |  |  |  |
| 49    | VGA_N11P-dGFX(MAX17007) |  |  |  |
| 50    | Run Power Switch        |  |  |  |
| 51    | DCin & Batt             |  |  |  |
| 52    | PAD & SCREW             |  |  |  |
| 53    | SMBUS BLOCK             |  |  |  |
| 54    | THERMAL MAP             |  |  |  |
| 55    | Power Block Diagram     |  |  |  |
| 56    | Power sequence Block    |  |  |  |
| 57    |                         |  |  |  |
| 58    |                         |  |  |  |
| 59    |                         |  |  |  |
| 60    |                         |  |  |  |
|       |                         |  |  |  |

#### Power States

| POWER PLANE    | VOLTAGE      | PAGE                                                                                      | DESCRIPTION         | CONTROL<br>SIGNAL        | ACTIVE IN |
|----------------|--------------|-------------------------------------------------------------------------------------------|---------------------|--------------------------|-----------|
| +PWR_SRC       | 10V~+19V     | 24,30,45,46,47,48,49,50,51                                                                | MAIN POWER          |                          | S0~S5     |
| +RTC_CELL      | +3.0V~+3.3V  | 08,11,29,30                                                                               | RTC                 |                          | S0~S5     |
| +5V_ALW2       | +5V          | 37,46,52,53                                                                               | LARGE POWER         | MAIN POWER               | S0~S5     |
| +5V_ALW        | +5V          | 13,33,44,46,47,48,49,50,51,52                                                             | LARGE POWER         | ALW_ON                   | S0~S5     |
| +3.3V_ALW      | +3.3V        | 29,30,35,36,37,42,44,45,46,47,51,52,53                                                    | 8051 POWER          | 3.3V_ALW_ON              | S0~S5     |
| +5V_SUS        | +5V          | 11,33,34,37,51,52                                                                         | SLP_S5# CTRLD POWER | SUS_ON                   |           |
| +3.3V_SUS      | +3.3V        | 07,08,09,10,11,13,14,19,24,28,29,37,41,42,44 ,48,49,50,52                                 | SLP_S5# CTRLD POWER | SUS_ON                   |           |
| +1.5V_SUS      | +1.5V        | 03,05,13,14,47,50,52                                                                      | SODIMM POWER        | SUS_ON                   |           |
| +0.75V_DDR_VTT | +0.75V       | 13,14,47,52                                                                               | SODIMM POWER        | RUN_ON                   |           |
| +5V_RUN        | +5V          | 11,18,24,25,35,36,38,39,40,51,52                                                          | SLP_S3# CTRLD POWER | RUN_ON                   |           |
| +3.3V_RUN      | +3.3V        | 3,7,8,9,10,11,13,14,15,17,24,25,26,28,29,30<br>,31,32,33,35,37,38,39,40,41,42,46,51,52,60 | SLP_S3# CTRLD POWER | RUN_ON                   |           |
| +1.8V_RUN      | +1.8V        | 05,11,44,52                                                                               | SDVO POWER          | RUN_ON                   |           |
| +1.8V_RUN_GFX  | +1.8V        | 17,18,21,22,44,52                                                                         | VGA POWER           | RUN_ON                   |           |
| +1.5V_RUN      | +1.5V        | 11,18,19,20,28,31,32,52                                                                   | VGA POWER           | RUN_ON                   |           |
| +VCC_GFX_CORE  | +0.9V~+1.2V  | 18,21,50                                                                                  | VGA POWER           | RUN_ON                   |           |
| +1.05V_PCH     | +1.05V       | 08,09,11,15,48                                                                            | PCH POWER           | RUN_ON                   |           |
| +VCC_CORE      | +0.7V~+1.77V | 05,51                                                                                     | CPU CORE POWER      | IMVP_VR_ON               |           |
| +LCDVCC        | +3.3V        | 24                                                                                        | LCD Power           | LCDVCC_TST_EN<br>& ENVDD |           |
| +5V_MOD        | +5V          | 35                                                                                        | MOD Power           | MODC_EN                  |           |
| +5V_HDD        | +5V          | 35                                                                                        | HDD Power           | HDDC_EN                  |           |
| +1.1V_VTT      | +1.1V        | 03,05,10,11,49,60                                                                         | CPU POWER           | RUN_ON                   |           |
| +1.1V_GFX_PCIE | +1.1V        | 18,50                                                                                     | VGA POWER           | GFX_ON                   |           |

| GND PLANE | PAGE | DESCRIPTION |
|-----------|------|-------------|
| — GND     | ALL  |             |
|           |      |             |
|           |      |             |
|           |      |             |
|           |      |             |
|           |      |             |
|           |      |             |

|       | G                     | Qua |  |       | - |    |    |     |
|-------|-----------------------|-----|--|-------|---|----|----|-----|
| Size  | Document Number       |     |  |       |   |    |    | Rev |
|       | Frontage 14           |     |  |       |   |    |    | 1A  |
| Date: | Friday, August 27, 20 | 10  |  | Sheet | 2 | of | 57 |     |



























Memory ODT,CKE,RST Termination DG-05093-001\_V02:Page 97 PRD-05272-002\_v01:Page 3 A (20) FBA\_CMD[30:0] FBA\_CMD0 (FBA\_CMD25)
FBA\_CMD1 (FBA\_CMD23) [MEMORY I/F A] FBA\_D01 (21) FBC CMD[30:0] FBB\_CMD0 (FBC\_CMD25) V30 N33 F19 FBB\_CMD1 (FBC\_CMD23)
FBC CMD2 MEMORY I/F C D13 FBC D01 R348 10K/F\_GSD FBA\_CMD2 FBC\_D0 C17 V/32 N34 FBB\_CMD3\_(FBC\_CMD0 A14 FBA CMD3 (FBA CMD0) FRA DOS FBC D03 EBA CMD3 R635 10K/F\_GS FBA CMD4 (FBA CMD10) FBB CMD4 (FBC CMD10) 1133 R16 FBA CMD5 (FBA CMD26) FRA DOS FBB\_CMD5 (FBC\_CMD26) FBC D05 W32 R639 10K/F\_GSD FBA\_CMD6 (FBA\_CMD14) FBA\_DOG FBB\_CMD6 (FBC\_CMD14) W33 P34 F20 D16 FBA\_CMD7 FBA\_CMD8 (FBA\_CMD1) FBC\_CMD7 FBB\_CMD8 (FBC\_CMD1) FBC\_D07 FBC\_D08 EBY DO B19 R632 10K/F\_GSD W31 C13 FBA\_D08 W34 U34 K33 B11 C11 FBA\_CMD9 (FBA\_CMD22) FBA\_CMD10 (FBA\_CMD20 FBB\_CMD9 (FBC\_CMD22)
FBB\_CMD10 (FBC\_CMD20) FBA\_D09 FBC D09 R350 10K/F\_GSD A19 FRA FRC D1 U35 U32 H33 D19 C20 A11 FBA\_CMD10 (FBA\_CMD24) FBA\_CMD11 (FBA\_CMD24) FBA\_CMD12 (FBA\_CMD18) FBB\_CMD10 (FBC\_CMD20)
FBB\_CMD11 (FBC\_CMD24)
FBB\_CMD12 (FBC\_CMD18) FRA R305 10K/F\_GSC G34 C10 FBA D1 FBC D12 T34 T33 G33 E34 FBA\_CMD13 (FBA\_CMD9) FBA\_ FBA\_CMD13 (FBC\_CMD9) FBC\_ R601 10K/F\_GSD R20 R8 FRA CMD14 (FRA CMD29) FRA FRB CMD14 (FRC CMD29) FRC D1 G21 FBA CMD15 (FBA CMD8) FBB\_CMD15 (FBC\_CMD8) R614 10K/F\_GSD AB30 G31 F22 FBA CMD16 (FBA CMD27 FRA I FRR CMD16 (FRC CMD27 FBC D1 FBB\_CMD17 (FBC\_CMD15 R618 10K/F\_GSD AR31 G30 F23 F10 FRA CMD18 (FRA CMD11 FRA F FRR CMD18 (FRC CMD11 FRC D18 AA32 FBA\_CMD19 (FBA\_CMD16) FBB CMD19 (FBC CMD16 FBA D19 FBC D19 FBC\_CMD19 R331 10K/F\_GSD AB33 K30 C23 F12 FBA CMD20 (FBA CMD28 FRA D FBB\_CMD20 (FBC\_CMD28) FBC D20 Y32 F21 FBA CMD21 (FBA CMD3) FBA D21 FBB CMD21 (FBC CMD3) FBC D21 D11 E11 Y33 H30 K31 E22 D21 For Fermi FBA CMD22 (FBA CMD17 FBA D2 FBB CMD22 (FBC CMD17 FBC D22 AB34 FBA CMD23 (FBA CMD5) FBA D2 FBB\_CMD23 (FBC\_CMD5) FBC D23 AR35 D12 E13 FBA\_CMD24 (FBA\_CMD4)
FBA\_CMD25 (FBA\_CMD21) FBA\_ FBB\_CMD24(FBC\_CMD4) FBC\_D24 1.30 Y35 D22 FRA D25 FBB\_CMD25\_(FBC\_CMD21 FBC D25 VMA\_DQ[63:0 M32 B23 F13 FBA\_CMD26 (FBA\_CMD21)
FBA\_CMD26 (FBA\_CMD6)
FBA\_CMD27 (FBA\_CMD13) FBA\_D26 FBB\_CMD26 (FBC\_CMD21)
FBB\_CMD26 (FBC\_CMD6)
FBB\_CMD27 (FBC\_CMD13) FBC\_D26 FBC\_D27 VMA\_DQ[63:0] (20) Y34 N30 C22 F14 FBA\_CMD28 (FBA\_CMD19 FBB\_CMD28 (FBC\_CMD19) VMC\_DQ[63:0] (21) Y30 P31 A22 F16 FBA CMD29 (FBA CMD12) FBA D29 FBB\_CMD29 (FBC\_CMD12) FBC D29 W29 A20 FBA CMD30 FBA D30 FBC CMD30 FBC D30 × Y29 R30 FBA\_CMD31 (NC) FBA D3 FBC CMD31 (NC) FBC D31 AG30 D29 FBA FBC D32 AG32 F27 FBA FBC D33 F28 P32 AH31 20) VMA\_DM[7:0] (21) VMC\_DM[7:0] FBA DOMO FBA D34 FBC D34 H34 AF31 D10 E28 D26 FBA\_DQM1 FBA\_DQM2 FBA\_ FBA FBC\_DQM1 FBC\_DQM2 FBC\_D35 J30 AF30 F11 FBC D36 P30 AE30 D15 F25 FBA\_D37 FBA\_D38 FBA\_DQM3 FBC\_DQM3 FBC\_D37 FBC\_D38 AC32 AF32 D27 D24 FRA DOM4 FBC DOM4 AL32 AL34 AD30 AN33 D34 E25 E32 FBA\_DQM5 FBA\_ FBC\_DQM5 A34 FBA DOM6 FBA D40 FBC DQM6 FBC D40 F32 FBA DQM7 FBA FBC DQM7 FBC D41 AM33 D33 FRA D42 FBC D42 E31 FBA FBC D43 **AK30** C33 (20) VMA WDQS[7:0] FBA\_DQS\_WP0 FBA\_DQS\_WP1 FRA (21) VMC WDQS[7:0] FBC\_DQS\_WP0 FBC\_DQS\_WP1 H35 AK32 A10 F29 FBA\_ FBC\_D45 D30 E29 .132 A.130 F10 FBA\_DQS\_WP2 FBA\_DQS\_WP3 FBA\_D46 FBA\_D47 FBC\_DQS\_WP2 FBC\_DQS\_WP3 FBC\_D46 N31 D14 AH30 FBC D47 AE31 AJ32 AH33 AH35 E26 D32 B29 C31 FBA\_D48 FBA\_D49 FBC\_D48 FBC\_D49 FBA\_DQS\_WP4 FBC\_DQS\_WP4 FBA DQS WP5 FBC DQS WP5 AJ34 C29 B31 FBA\_DQS\_WP6 FBA\_ FBC\_DQS\_WP6 AH32 FBA DQS WP7 FBA D5 FBC DOS WP7 FBC D51 C32 FBC D52 AI 35 R32 FRA FBC D53 20) VMA\_RDQS[7:0] BA\_DQS\_RN0 (21) VMC\_RDQS[7:0] G35 AM35 B10 B34 FBA\_DQS\_RN1 FBA\_DQS\_RN2 FBC\_DQS\_RN1 FBC\_DQS\_RN2 FRΔ FBC D55 H31 AF33 D9 A29 FBA\_ FBC\_D56 N32 AD32 AF32 E14 F26 R28 FBA\_DQS\_RN3 FBA\_DQS\_RN4 FBC\_DQS\_RN3 FBC\_DQS\_RN4 FRA D57 FBC\_D57 AF34 A28 FBA\_D58 FBC D58 AJ31 AJ35 ΔE35 D31 A31 C28 FBA\_DQS\_RN5 FBA\_DQS\_RN6 FBA\_D59 FBA\_D60 FBC\_DQS\_RN5 FBC\_DQS\_RN6 FBC\_D59 FBC\_D60 AE34 C26 AE33 D25 FBA\_DQS\_RN7 FBA\_D61 FBC\_DQS\_RN7 AB32 B25 FBA D62 FBC D62 AA27 +1.5V\_GFXO-+1.5V\_GFXO-FRVDDO FRVDDO 20 AA29 J17 BVDDQ\_2 BVDDQ\_21 AA31 .120 VMA\_CLK0 (20) VMC\_CLK0 (21) FRV/DDO FBA\_CLK0 FBA\_CLK0\_N B//DDO 22 FBC CLK0 AB27 J21 FBVDDQ\_4 VMA\_CLK0# (20) VMA\_CLK1 (20) BVDDQ\_23 FBC\_CLK0\_N VMC\_CLK0# (21) VMC\_CLK1 (21) AR29 AC31 .122 FBVDDQ\_5 FBVDDQ\_6 FBA\_CLK1 FBA\_CLK1\_N FBVDDQ\_24 FBVDDQ\_25 FBC\_CLK1 FBC\_CLK1\_N PRD-05272-002\_v01:Page 3 AC27 VMA\_CLK1# (20) VMC\_CLK1# (21) AD27 AE27 FBVDDQ\_7 FBVDDQ 8 15mils width .124 SVDDQ 26 0717 C388 4.7U/6.3V/X5R 6\_GSD J29 FBVDDQ 27 R327 \*60.4/F\_NC\_+1.5V\_GFX R314\_\_\_\*60.4/F\_NC AJ28 B18 N27 (FBA\_DEBUG) FBA\_DEBUG (NC) FBA\_DEBUG FB\_VREF\_NC -0+1.5V GEX FBVDDQ\_9 FBVDDQ\_10 BVDDQ\_28 (FBC\_DEBUG) FBB\_DEBUG (NC) FBB\_DEBUG G19 FBC 1U/6.3V/X5R\_GSD P27 FBVDDQ 29 E21 R27 FBVDDQ\_11 BVDDQ\_30 0.1u/16V/X7R GSE 0.1u/16V/X7R GSE 15mils width G17 G18 T27 FRVDDO 12 FRVDDO 31 R326 40.2/F\_GSD 0+1.5V\_GFX 0.1u/16V/X/R GSD 0.1u/16V/X/R GSD 0.1u/16V/X/R GSD 0.1u/16V/X/R GSD 0.1u/16V/X/R GSD 0.1u/16V/X/R GSD BVDDQ\_13 SVDDQ\_32 FB\_CAL\_PD\_VDD C330 C213 L26 \_\_\_\_BLM18PG300SN1\_GSD\_O+1.05V GFX K28 0809 G22 1129 (NC) FB\_CAL\_PD\_VDD FB\_CAL\_PU\_GN FRVDDO 1/ EB//DDO 33 G8 AF28 R323 40.2/F\_GSD V27 (NC) FB\_DLLAVDD BVDDQ\_15 GSD C362 2 4.7U/6.3V/X5R 6 GSDar C331 1U/6.3V/X5R GSD C357 0.1u/16V/X7R\_GSD Under C356 0.1u/16V/X7R\_GSD Under BVDDQ\_34 321 0/J GSD 12mils width G9 V29 L28 0809 FBVDDQ\_16 FBVDDQ\_17 FBVDDQ\_35 FBVDDQ\_36 (NC) FB\_DLLAVDD (NC) FB\_CAL\_PU\_GN H29 V34 AF27 AE28 J14 J15 W27 Y27 FRVDDQ 18 FR PLLAVDD FRVDDO 37 \_\_\_\_\_60.4/F\_G\$D C333 0.1u/16V/X7R\_GSD M27 FBVDDQ\_19 (NC) FB PLLAVDD FB CAL TERM GN FBVDDQ 38 "o/J csp M28 0809 (NC) FB\_PLLAVDD (NC) FB\_CAL\_TERM\_GN DG-05093-001\_V02:Page 98 DA-05206\_V04:Page 21 N12x GSD DG-05093-001\_V02:Page 94 DA-05206-001\_V04: Page 22 FB\_CAL\_TERM\_GND DG-05093-001\_V02:Page 94 40.2/F or 60.4/F dependent on GPU SKU

NB5

#### **PROJECT: TWH** Quanta Computer Inc.

Rev 1A

Size A3 DGPU 2/5 (Memory) Date: Friday, August 27, 2010 Sheet 16 of

(15,17,48) +1.05V\_GFX (20,21,48) +1.5V\_GFX













## PROJECT : TWH Quanta Computer Inc.

Rev 1A

Size Document Number
A3 DGPU 5/5 (Power/Ground)

Date: Friday, August 27, 2010 Sheet 19 of























































Quanta Computer Inc.
PROJECT : GM6C MLK DIS
3.3V\_ALW/5V\_ALW(TP\$51427A)

Rev. 1A























## UM6B\_MLK\_DIS Power on Timing(BATTERY MODE)





## UM6B\_MLK\_UMA Power on Timing(BATTERY MODE)





## UM6B\_MLK\_OPTIMUS Power on Timing(BATTERY MODE)



